# •RTL AES\_ENCRYPT VERIFICATION USING UVM.

• Under supervision of: Eng. Sherif Hosny

# Table of Contents

| A class-l | pased UVM Verification for AES module. | 2   |
|-----------|----------------------------------------|-----|
| AES M     | lodule design:                         | 2   |
| RTL de    | esign Architecture.                    | 2   |
| RTL de    | esign Modules:                         | 2   |
| •         | AES_Encrypt.v                          | 2   |
| enviro    | nment:                                 | 3   |
| enviro    | nment code:                            | 4   |
| •         | Top Module                             | 4   |
| •         | Pack file                              | 4   |
| •         | AES_TEST                               | 5   |
| •         | Sequence class                         | 6   |
| •         | Env class                              | 8   |
| •         | Agent class                            | 9   |
| •         | Coverage collector1                    | 0   |
| •         | AES_Driver1                            | 1   |
| •         | AES_Monitor1                           | 2   |
| •         | AES_INTERFACE1                         | 3   |
| •         | AES_model.py1                          | 3   |
| •         | AES_Scoreboard1                        | 4   |
| •         | AES_Sequancer1                         | 5   |
| •         | AES_seq_item1                          | 6   |
| Result    | S:1                                    | 6   |
| •         | Function coverage:                     | . 7 |

## A class-based UVM Verification for AES module.

## AES Module design:

The module to be verified is "AES\_Encrypt.v", which describes a combinational circuit the text to be ciphered and the encryption key as hexadecimal inputs, and then outputs the hexadecimal ciphered. The length of the three signals in our case is 128 bits.

RTL design Architecture.



## RTL design Modules:

AES\_Encrypt.v

```
end
    subBytes sb(states[Nr-1],afterSubBytes);
    shiftRows sr(afterSubBytes,afterShiftRows);
    addRoundKey addrk2(afterShiftRows,states[Nr],fullkeys[127:0]);
    assign out=states[Nr];
endgenerate
endmodule
```

## environment:



## environment code:

## • <u>Top Module.</u>

```
timescale 1ns/1ps
`include"AES INTERFACE.sv"
import uvm_pkg::*;
import AES_Package::*;
module AES_TOP;
parameter Encrypt_count =100;
bit clk;
//interface instantiation
AES INTERFACE intf();
//dut instantiation
AES_Encrypt AES_Encrypt_1 (intf.in,intf.key,intf.out);
initial begin
    uvm config_db#(virtual
AES_INTERFACE)::set(null,"uvm_test_top","top2tast",intf);
    run_test("MY_test");
end
endmodule
```

## • Pack file

```
package AES_Package;
import uvm_pkg::*;
parameter Encrypt_count =100;
  `include"uvm_macros.svh"
  `include "AES_seq_item.sv"
  `include "AES_Sequancer.sv"
  `include "AES_Driver.sv"
  `include "AES_Monitor.sv"
  `include "AES_Agent.sv"
  `include "AES_Scoreboard.sv"
  `include "AES_coverage_collector.sv"
  `include "AES_Sequance.sv"
  `include "AES_ENV.sv"
  `include "AES_ENV.sv"
  include "AES_TEST.sv"
  endpackage
```

#### AES\_TEST

```
class MY_test extends uvm_test;
`uvm_component_utils(MY_test)
// Constructor
function new(string name = "MY_test", uvm_component parent = null);
super.new(name, parent);
endfunction: new
//declare the environment and sequence
AES_env my_env;
AES_Sequence my_seq;
//declare the interface
virtual AES_INTERFACE vif;
//declare the build function
function void build phase(uvm phase phase);
super.build_phase(phase);
my_env = AES_env::type_id::create("my_env", this);
my_seq = AES_Sequence::type_id::create("my_seq", this);
if (
    !uvm_config_db #(virtual AES_INTERFACE)::get(this,"", "top2tast", vif)
    ) begin
        `uvm_fatal(get_full_name(), "[MY_test] vif not get");
end
    uvm config db #(virtual AES_INTERFACE)::set(this, "my_env", "test2env", vif);
endfunction: build_phase
//declare the connect function
function void connect_phase(uvm_phase phase);
super.connect_phase(phase);
endfunction: connect_phase
// Task: run phase
task run phase(uvm phase phase);
    super.run_phase(phase);
    phase.raise_objection(this);
    `uvm_info("walid_test", "Raising objection", UVM_LOW)
    my_seq.start(my_env.my_agent.m_sequencer);
    `uvm_info("walid_test", "Dropping objection", UVM_LOW)
    phase.drop objection(this);
```

```
$display("walid_test_run_phase");
endtask
endclass: MY_test
```

### Sequence class

```
class AES_Sequence extends uvm_sequence;
uvm_object_utils(AES_Sequence)
//**************
///**declare my trans object**///
   AES Transaction my trans;
int file_handle;
int read_handle;
logic [127:0] py_out_1,py_out_2;
int Encrypt_count = 100;
//***********************
///**Constructor**///
extern function new(string name = "AES_Sequence");
extern task body();
endclass: AES_Sequence
/////**** Constructor****////
function AES_Sequence::new(string name = "AES_Sequence");
   super.new(name);
   endfunction: new
////////****body****////////
task AES_Sequence::body();
 for(int i =0;i<Encrypt count;i++) //run the sequence 100 times check???</pre>
begin
   my_trans = AES_Transaction::type_id::create("my_trans");
   start_item(my_trans);
   $display("[sequance] start body %0d",i);
   if(!my trans.randomize(in, key)) begin
```

```
7
```

```
$display("errorrrrrrr");
    end
    file_handle = $fopen("in_file.txt","w");
    $fwrite(file_handle,"%h\n%h",my_trans.in,my_trans.key);
    $fclose(file_handle);
    $system("python AES_model.py"); //run the python model ???
    // Open the file for reading
    read handle = $fopen("in_file.txt", "r");
    assert(read_handle != 0) else `uvm_fatal("file_error", "file not found");
    // Read the output from the file
    void'($fscanf(read_handle, "%h\n%h", py_out_1,py_out_2));
    $fclose(read_handle);
    // Display the read value (optional)
    $display("Read value from in file.txt 1: %h", py out 1);
    $display("Read value from in_file.txt 2: %h", py_out_2);
    $display("[sequance] finish body %0d",i);
    finish_item(my_trans);
end
endtask: body
```

#### Env class

```
class AES_env extends uvm_env;
`uvm_component_utils(AES_env)
// Constructor
function new(string name = "AES_env", uvm_component parent = null);
super.new(name, parent);
endfunction: new
//declare the conponents
AES_Agent my_agent;
AES_Scoreboard my_scoreboard;
AES coverage collector my collector;
//declare the virtual interface
virtual AES INTERFACE my vif;
//declare the build function
function void build_phase(uvm_phase phase);
super.build_phase(phase);
my_agent = AES_Agent::type_id::create("my_agent", this);
my_scoreboard = AES_Scoreboard::type_id::create("my_scoreboard", this);
my collector = AES coverage collector::type id::create("my collector", this);
if(
    !uvm config db #(virtual AES_INTERFACE)::get(this, "", "test2env", my_vif)
`uvm_fatal(get_full_name(), "[AES_env] vif not get")
uvm_config_db #(virtual AES_INTERFACE)::set(this, "my_agent", "env2agent", my_vif);
endfunction: build_phase
//declare the connect function
function void connect phase(uvm phase phase);
super.connect_phase(phase);
my_agent.m_monitor.port.connect(my_collector.analysis_export);
my_agent.m_monitor.port.connect(my_scoreboard.imp);
endfunction: connect_phase
// Task: run phase
task run_phase(uvm_phase phase);
super.run_phase(phase);
endtask: run phase
endclass: AES en
```

## • Agent class

```
class AES_Agent extends uvm_agent;
  `uvm_component_utils(AES_Agent)
  // Components
 AES_Driver m_driver;
 AES_Sequencer m_sequencer;
 AES_Monitor m_monitor;
 // Constructor
  function new(string name = "AES_Agent", uvm_component parent = null);
  super.new(name, parent);
  endfunction: new
//interface
  virtual AES_INTERFACE m_vif;
  // Build Phase
    function void build_phase(uvm_phase phase);
    super.build phase(phase);
    m_driver = AES_Driver::type_id::create("m_driver", this);
    m_sequencer = AES_Sequencer::type_id::create("m_sequencer", this);
    m monitor = AES Monitor::type_id::create("m_monitor", this);
    if(!uvm_config_db #(virtual AES_INTERFACE)::get(this, "", "env2agent", m_vif))
    `uvm_fatal(get_full_name(), "[AES_Agent] vif not get")
    uvm_config_db #(virtual AES_INTERFACE)::set(this, "m_driver", "driver2agent", m_vif);
    uvm_config_db #(virtual AES_INTERFACE)::set(this, "m_monitor", "monitor2agent", m_vif);
  endfunction: build_phase
  // Connect Phase
    function void connect phase(uvm phase phase);
    super.connect_phase(phase);
    m_driver.seq_item_port.connect(m_sequencer.seq_item_export);
    endfunction: connect phase
  // Task: run phase
    task run_phase(uvm_phase phase);
    super.run_phase(phase);
    endtask: run_phase
endclass
```

• Coverage collector

```
class AES_coverage_collector extends uvm_subscriber #(AES_Transaction);
`uvm_component_utils(AES_coverage_collector)
//transaction object
AES_Transaction tran_mon2sub;
//coverage group
covergroup cov;
out:coverpoint tran_mon2sub.out;
endgroup:cov
// Constructor
function new(string name = "AES_coverage_collector", uvm_component parent = null);
super.new(name, parent);
cov = new();
endfunction: new
//declare the build function
function void build_phase(uvm_phase phase);
super.build_phase(phase);
endfunction: build_phase
//declare the connect function
function void connect_phase(uvm_phase phase);
super.connect_phase(phase);
endfunction: connect_phase
// Task: run_phase
task run_phase(uvm_phase phase);
super.run phase(phase);
endtask: run_phase
// Task: write
function void write(AES_Transaction t);
tran_mon2sub =t;
cov.sample();
endfunction: write
endclass
```

#### AES Driver

```
class AES_Driver extends uvm_driver #(AES_Transaction);
`uvm_component_utils(AES_Driver)
// Constructor
function new(string name = "AES Driver", uvm component parent = null);
super.new(name, parent);
endfunction: new
//create transaction object
AES Transaction my trans;
//declare the virtual interface
virtual AES_INTERFACE vif;
// Build function
function void build_phase(uvm_phase phase);
super.build phase(phase);
my_trans =AES_Transaction::type_id::create("my trans");
if(
    !uvm_config_db #(virtual AES_INTERFACE)::get(this, "", "driver2agent", vif)
`uvm_fatal(get_full_name(), "[AES_Monitor] vif not get")
endfunction: build_phase
// Connect function
function void connect phase(uvm phase phase);
super.connect_phase(phase);
endfunction: connect_phase
task run phase(uvm phase phase);
    forever begin
    seq_item_port.get_next_item(my_trans);
        vif.in <= my_trans.in;</pre>
        vif.key <= my_trans.key;</pre>
    seq item port.item done();
    $display("[driver] done");
    end
endtask: run_phase
endclass: AES Driver
```

#### AES Monitor

```
class AES_Monitor extends uvm_monitor;
`uvm_component_utils(AES_Monitor)
// Constructor
function new(string name = "AES_Monitor", uvm_component parent = null);
super.new(name, parent);
endfunction: new
//declare the interface
virtual AES INTERFACE vif;
//declare transaction
AES_Transaction my_trans;
//declare analysis port
uvm_analysis_port #(AES_Transaction) port;
logic [127:0] out;
// Build function
function void build_phase(uvm_phase phase);
super.build_phase(phase);
port = new("port", this);
my_trans =AES_Transaction::type_id::create("my_trans");
if(
        !uvm_config_db #(virtual AES_INTERFACE)::get(this, "", "monitor2agent", vif)
`uvm_fatal(get_full_name(), "[AES_Monitor] vif not get")
endfunction: build phase
// Connect function
function void connect_phase(uvm_phase phase);
super.connect_phase(phase);
endfunction: connect_phase
// Task: run phase
task run_phase(uvm_phase phase);
        super.run_phase(phase);
        forever begin
        @(vif.out);
        $display("[walid_monitor] the value of dut out %h",vif.out);
        my trans.out = vif.out;
```

```
port.write(my_trans);
    $display("[walid_monitor] done");
    end
endtask: run_phase

//
endclass: AES_Monitor
```

#### AES\_INTERFACE

```
interface AES_INTERFACE();
  logic [127:0] in ;
  logic [127:0] key;
  logic [127:0] out;
endinterface
```

## • AES\_model.py

```
from Crypto.Cipher import AES

with open('in_file.txt', 'r') as file:
    data_hex = file.readline().strip() # Read the data hex string
    key_hex = file.readline().strip() # Read the key hex string

data = bytes.fromhex(data_hex)
key = bytes.fromhex(key_hex)

cipher = AES.new(key, AES.MODE_ECB)

ciphertext = cipher.encrypt(data)

with open('out_file.txt', 'w') as file:
    file.write(ciphertext.hex())
```

#### AES\_Scoreboard

```
class AES_Scoreboard extends uvm_scoreboard;
`uvm_component_utils(AES_Scoreboard)
// Constructor
function new(string name = "AES_Scoreboard", uvm_component parent = null);
super.new(name, parent);
endfunction: new
//declare the analysis imp
uvm_analysis_imp #(AES_Transaction, AES_Scoreboard) imp;
//declare properties
               file_handle;
logic [127:0] py_out;
               count;
//declare the build function
function void build_phase(uvm_phase phase);
super.build_phase(phase);
imp = new("imp", this);
endfunction: build_phase
//declare the connect function
function void connect_phase(uvm_phase phase);
super.connect_phase(phase);
endfunction: connect_phase
// Task: run phase
task run_phase(uvm_phase phase);
super.run phase(phase);
endtask: run_phase
// write_function
function void write (AES_Transaction t);
   file_handle = $fopen("out_file.txt","r");
   if ($fscanf(file handle, "%h", py out) == 0) begin
        $display("Error: no output exist");
```

```
else if (py_out==t.out) begin
       $display("operation ID:%4d, Passed Encryption:\n Expected_py: %h \n
Checked:
           %h", count, py_out, t.out);
       $display("----");
       //$stop;
   end
   else if (py_out!=t.out) begin
       $display("operation ID:%4d, Failed Encryption:\n Expected_py: %h \n
Checked:
           %h", count, py_out, t.out);
       $display("-----
   end
   $fclose(file_handle);
endfunction
endclass: AES_Scoreboard
```

#### AES\_Sequancer

```
class AES_Sequencer extends uvm_sequencer #(AES_Transaction);
    `uvm_component_utils(AES_Sequencer)
    // Constructor
    function new(string name = "AES_Sequencer", uvm_component parent = null);
    super.new(name, parent);
    endfunction: new
    // Build function
    function void build_phase(uvm_phase phase);
    super.build phase(phase);
    endfunction: build_phase
    // Connect function
    function void connect_phase(uvm_phase phase);
    super.connect_phase(phase);
    endfunction: connect_phase
    // Task: run_phase
    task run_phase(uvm_phase phase);
    super.run phase(phase);
    endtask: run phase
endclass: AES_Sequencer
```

## • AES\_seq\_item

#### Results:



# • Function coverage:

| COVERGROUP COVERAGE:                                                              |                  |            |                       |  |  |
|-----------------------------------------------------------------------------------|------------------|------------|-----------------------|--|--|
| Covergroup                                                                        | Metric           | Goal       | Status                |  |  |
| TYPE /AES_Package/AES_coverage_collector/cov                                      | 100.00%          | 100        | Covered               |  |  |
| covered/total bins:                                                               | 64               | 64         |                       |  |  |
| missing/total bins:                                                               | Ø                | 64         |                       |  |  |
| % Hit:                                                                            | 100.00%          | 100        |                       |  |  |
| Coverpoint cov::out                                                               | 100.00%          | 100        | Covered               |  |  |
| covered/total bins:                                                               | 64               | 64         |                       |  |  |
| missing/total bins:                                                               | 0                | 64         |                       |  |  |
| % Hit:                                                                            | 100.00%          | 100        |                       |  |  |
| bin auto[0:531691198313966349161522824112                                         | 1378303]         |            |                       |  |  |
|                                                                                   | 21               | 1          | Covered               |  |  |
| bin auto[53169119831396634916152282411213                                         | 78304:1063382396 | 5627932698 | 3230456482242756607]  |  |  |
|                                                                                   | 16               | 1          | Covered               |  |  |
| bin auto[10633823966279326983230456482242                                         | 756608:159507359 | 9494189904 | 74845684723364134911] |  |  |
|                                                                                   | 16               | 1          | Covered               |  |  |
| bin auto[15950735949418990474845684723364134912:212676479325586539664609129644855 |                  |            |                       |  |  |
|                                                                                   | 12               | 1          | Covered               |  |  |
| bin_auto[21267647932558653966460912964485                                         | 513216:265845599 | 9156983174 | 58076141205606891519] |  |  |
|                                                                                   | <b>2</b> 7       | 1          | Covered               |  |  |
| bin auto[26584559915698317458076141205606                                         | 891520:319014718 | 3988379809 | 49691369446728269823] |  |  |
|                                                                                   | 20               | 1          | Covered               |  |  |
| bin auto[31901471898837980949691369446728                                         |                  | 3819776444 |                       |  |  |
|                                                                                   | 14               | 1          | Covered               |  |  |
| bin auto[372183838819776444413065976878490                                        |                  |            |                       |  |  |
|                                                                                   | 13               | 1          | Covered               |  |  |
| bin auto[42535295865117307932921825928971                                         | 026432:478522078 | 3482569714 |                       |  |  |
|                                                                                   | 12               | 1          | Covered               |  |  |

| TOTAL COVERGROUP COVERAGE: 100.00% COVERGROUP TYPES: 1                                                     |            |                  |               |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------|------------|------------------|---------------|--|--|--|--|--|
| ASSERTION RESULTS:                                                                                         |            |                  |               |  |  |  |  |  |
| Name                                                                                                       | File(Line) | Failure<br>Count | Pass<br>Count |  |  |  |  |  |
| /AES_Package/AES_Sequence/body/#anonblk#104709781#32#4#/#ublk#104709781#33/immed56 AES_Sequance.sv(56) 0 1 |            |                  |               |  |  |  |  |  |